H-Tile Hard IP Ethernet Intel® FPGA IP User Guide: Stratix® 10 Devices

ID 683430
Date 5/03/2024
Public
Document Table of Contents

1. About the H-Tile Hard IP for Ethernet IP Core

Updated for:
Intel® Quartus® Prime Design Suite 24.1
IP Version 19.6.0

Stratix® 10 H-Tile FPGA production devices include a configurable, hardened protocol stack for Ethernet that is compatible with the IEEE 802.3 High Speed Ethernet Standard .

The H-Tile Hard IP for Ethernet Intel® FPGA IP core supports 50 Gbps and 100 Gbps Ethernet data rate. The IP core is included in the Intel FPGA IP Library and is available from the Quartus® Prime Pro Edition IP Catalog.

Figure 1.  H-Tile Hard IP for Ethernet IP Core

The IP core provides standard MAC and physical coding sublayer (PCS) functions with a variety of configuration and status registers.

The IP core is available with a 100GBASE-R4 Ethernet channel. You can choose a MAC+PCS, or a PCS Only, or an OTN, or a FlexE variation.

Note: The H-Tile Hard IP for Ethernet IP provides preliminary support for the OTN feature. For further inquiries, contact your nearest Intel sales representative or file an Intel Premier Support (IPS) case and quote ID #22019851155.
Table 1.  Supported Client Interfaces for Stratix® 10 IP Core Variations
IP Core Variation Client Interface Type Client Interface Width (Bits)
100GBASE-R4
MAC+PCS Avalon® Streaming Interface (Avalon-ST) 512
PCS Only Media Independent Interface (MII) 256
OTN PCS66 interface 256
FlexE PCS66 interface 256

The 100GBASE-R4 Ethernet channel maps to four 25.78125 Gbps links. The FPGA serial transceivers are compliant with the IEEE 802.3-2015 High Speed Ethernet Standard CAUI-4 specification. The IP core configures the transceivers to implement the relevant specification for your IP core variation. You can connect the transceiver interfaces directly to an external physical medium dependent (PMD) optical module or to another device.